A 6-bit, 500-MS/s current-steering DAC in SiGe BiCMOS technology and considerations for SFDR performance
Loading...
Date
Authors
Reddy, Reeshen
Sinha, Saurabh
Journal Title
Journal ISSN
Volume Title
Publisher
Elsevier
Abstract
This paper presents a six-bit current-steering digital-to-analogue converter (DAC), which
optimises the spurious free dynamic range (SFDR) performance of high-speed binary
weighted architectures by lowering current switch distortion and reducing the clock
feedthrough effect. A novel current source cell is implemented that comprises
heterojunction bipolar transistor current switches, negative-channel metal-oxide
semiconductor (NMOS) cascode and NMOS current source to overcome distortion by
specifically enhancing the SFDR for high-speed DACs. The DAC is implemented using silicongermanium
(SiGe) BiCMOS 130 nm technology and achieves a better than 21.96 dBc SFDR
across the Nyquist band for a sampling rate of 500 MS/s with a core size of 0.1 mm2 and
dissipates just 4 mW compared to other BiCMOS DACs that achieve similar SFDR
performance with higher output voltages, resulting in a much larger power dissipation.
Description
Keywords
BiCMOS integrated circuits, Dynamic range, Analogue-digital integrated circuits, Mixed analogue digital integrated circuits, Wideband, Digital-to-analogue converter (DAC), Spurious free dynamic range (SFDR), Negative-channel metal-oxide semiconductor (NMOS)
Sustainable Development Goals
Citation
Reddy, R & Sinha, S 2015, 'A 6-bit, 500-MS/s current-steering DAC in SiGe BiCMOS technology and considerations for SFDR performance', Microelectronics Journal, vol. 46, no. 4, pp. 310-319.