A high-Q second-order all-pass delay network in CMOS

dc.contributor.authorOsuch, Piotr Jan
dc.contributor.authorStander, Tinus
dc.date.accessioned2018-10-01T12:15:26Z
dc.date.available2018-10-01T12:15:26Z
dc.date.issued2019-03
dc.description.abstractAnalogue signal processing (ASP) is a promising alternative to DSP techniques in future telecommunication and data  processing  solutions.  Second‐order  all‐pass  delay  networks  –  the  building  blocks  of  ASPs  –  are  currently  primarily  implemented in off‐chip planar media, which is unsuited for volume production. In this work, a novel on‐chip CMOS second‐order all‐pass network is proposed that includes a post‐production tuning mechanism. It is shown that automated tuning with a genetic local optimizer can compensate for CMOS process variation and parasitics, which make physical realization otherwise infeasible. Measurements indicate a post‐tuning bandwidth of 280 MHz, peak‐to‐nominal delay variation of 10 ns and  magnitude  variation  of  3.1  dB.  This  is  the  first  time  that  measurement  results  have  been  reported  for  an  active  inductorless on‐chip second‐order all‐pass network with a delay Q‐value larger than 1.en_ZA
dc.description.departmentElectrical, Electronic and Computer Engineeringen_ZA
dc.description.librarianhj2018en_ZA
dc.description.urihttp://digital-library.theiet.org/content/journals/iet-cdsen_ZA
dc.identifier.citationOsuch, P.J. & Stander, T. 2019, 'A high-Q second-order all-pass delay network in CMOS', IET Circuits Devices and Systems, vol. 13, no. 2, pp. 153-162..en_ZA
dc.identifier.issn1751-858X (print)
dc.identifier.issn1751-8598 (online)
dc.identifier.other10.1049/iet-cds.2018.5252
dc.identifier.urihttp://hdl.handle.net/2263/66678
dc.language.isoenen_ZA
dc.publisherInstitute of Electrical and Electronics Engineersen_ZA
dc.rights© The Institution of Engineering and Technology 2018. This paper is a postprint of a paper submitted to and accepted for publication in IET Control Theory and Applications and is subject to Institution of Engineering and Technology Copyright. The copy of record is available at IET Digital Library.en_ZA
dc.subjectAnalogue signal processing (ASP)en_ZA
dc.subjectDigital signal processing (DSP)en_ZA
dc.subjectSecond‐order all‐pass delay networksen_ZA
dc.subjectNovel on‐chip CMOS second‐order all‐pass networken_ZA
dc.subjectPost‐production tuning mechanismen_ZA
dc.subjectCMOSen_ZA
dc.titleA high-Q second-order all-pass delay network in CMOSen_ZA
dc.typePostprint Articleen_ZA

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Osuch_HighQ_2019.pdf
Size:
2.32 MB
Format:
Adobe Portable Document Format
Description:
Postprint Article

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.75 KB
Format:
Item-specific license agreed upon to submission
Description: