An SRAM system based on a reduced-area four-transistor CMOS SRAM cell

Show simple item record

dc.contributor.advisor Du Plessis, Monuko en
dc.contributor.postgraduate De Beer, Stephan Joseph en
dc.date.accessioned 2013-09-07T14:50:00Z
dc.date.available 2005-10-28 en
dc.date.available 2013-09-07T14:50:00Z
dc.date.created 2000-09-07 en
dc.date.issued 2002-09-28 en
dc.date.submitted 2005-10-27 en
dc.description Dissertation (MEng (Electronic Engineering))--University of Pretoria, 2002. en
dc.description.abstract The traditional method of implementing SRAM in CMOS is via a six-transistor cell and five routing lines. If the number of transistors and the number of wires could be reduced, the packing density of the memory cells could be increased, and the area reduced. This document describes the design of an SRAM system based on a new four¬transistor SRAM cell. The primary design goal was to create a functional system, so that the relationship between reduced cell area and a potentially reduced system area could be investigated. A new write method and associated array structure has been used, and the design of the system parameters was accomplished using static noise margin theory. The power dissipation and percentage reduction in cell area have been improved over previous designs. The circuits to achieve the access to the cell have been designed and simulated. These include low-impedance driver circuits, that allow the power supply of the cell's devices to be individually modified to read and write the cell, and a current sense amplifier system to convert the output current to a digital voltage. These circuits allow complete and accurate control to be achieved, but a price is paid for the complexity in terms of layout area. The SRAM system emulates a standard SRAM, and could therefore be used to replace current SRAM implementations. The design was simulated on a system level, and found to operate correctly. Although it is outperformed by its six-transistor cell counterpart in terms of power dissipation, speed and layout area, the groundwork for defining further research and improving the characteristics of further designs has been laid. en
dc.description.availability unrestricted en
dc.description.department Electrical, Electronic and Computer Engineering en
dc.identifier.citation De Beer, SJ 2002, An SRAM system based on a reduced-area four-transistor CMOS SRAM cell, MEng dissertation, University of Pretoria, Pretoria, viewed yymmdd < http://hdl.handle.net/2263/29082 > en
dc.identifier.other H616/ag en
dc.identifier.upetdurl http://upetd.up.ac.za/thesis/available/etd-10272005-143122/ en
dc.identifier.uri http://hdl.handle.net/2263/29082
dc.language.iso en
dc.publisher University of Pretoria en_ZA
dc.rights © 2002, University of Pretoria. All rights reserved. The copyright in this work vests in the University of Pretoria. No part of this work may be reproduced or transmitted in any form or by any means, without the prior written permission of the University of Pretoria. en
dc.subject Electric circuits en
dc.subject Electric engineering en
dc.subject Transistor circuits en
dc.subject Asynchronous circuits en
dc.subject Digital data processing systems en
dc.subject UCTD en_US
dc.title An SRAM system based on a reduced-area four-transistor CMOS SRAM cell en
dc.type Dissertation en


Files in this item

This item appears in the following Collection(s)

Show simple item record