dc.contributor.author |
Osuch, Piotr Jan
|
|
dc.contributor.author |
Stander, Tinus
|
|
dc.date.accessioned |
2018-10-01T12:15:26Z |
|
dc.date.available |
2018-10-01T12:15:26Z |
|
dc.date.issued |
2019-03 |
|
dc.description.abstract |
Analogue signal processing (ASP) is a promising alternative to DSP techniques in future telecommunication and data processing solutions. Second‐order all‐pass delay networks – the building blocks of ASPs – are currently primarily implemented in off‐chip planar media, which is unsuited for volume production. In this work, a novel on‐chip CMOS second‐order all‐pass network is proposed that includes a post‐production tuning mechanism. It is shown that automated tuning with a genetic local optimizer can compensate for CMOS process variation and parasitics, which make physical realization otherwise infeasible. Measurements indicate a post‐tuning bandwidth of 280 MHz, peak‐to‐nominal delay variation of 10 ns and magnitude variation of 3.1 dB. This is the first time that measurement results have been reported for an active inductorless on‐chip second‐order all‐pass network with a delay Q‐value larger than 1. |
en_ZA |
dc.description.department |
Electrical, Electronic and Computer Engineering |
en_ZA |
dc.description.librarian |
hj2018 |
en_ZA |
dc.description.uri |
http://digital-library.theiet.org/content/journals/iet-cds |
en_ZA |
dc.identifier.citation |
Osuch, P.J. & Stander, T. 2019, 'A high-Q second-order all-pass delay network in CMOS', IET Circuits Devices and Systems, vol. 13, no. 2, pp. 153-162.. |
en_ZA |
dc.identifier.issn |
1751-858X (print) |
|
dc.identifier.issn |
1751-8598 (online) |
|
dc.identifier.other |
10.1049/iet-cds.2018.5252 |
|
dc.identifier.uri |
http://hdl.handle.net/2263/66678 |
|
dc.language.iso |
en |
en_ZA |
dc.publisher |
Institute of Electrical and Electronics Engineers |
en_ZA |
dc.rights |
© The Institution of Engineering and Technology 2018. This paper is a postprint of a paper submitted to and accepted for publication in IET Control Theory and Applications and is subject to Institution of Engineering and Technology Copyright. The copy of record is available at IET Digital Library. |
en_ZA |
dc.subject |
Analogue signal processing (ASP) |
en_ZA |
dc.subject |
Digital signal processing (DSP) |
en_ZA |
dc.subject |
Second‐order all‐pass delay networks |
en_ZA |
dc.subject |
Novel on‐chip CMOS second‐order all‐pass network |
en_ZA |
dc.subject |
Post‐production tuning mechanism |
en_ZA |
dc.subject |
CMOS |
en_ZA |
dc.title |
A high-Q second-order all-pass delay network in CMOS |
en_ZA |
dc.type |
Postprint Article |
en_ZA |