### ARTICLE IN PRESS Physica B ■ (■■■) ■■■-■■■ Contents lists available at ScienceDirect ## Physica B journal homepage: www.elsevier.com/locate/physb # Effects of chemical treatment on barrier height and ideality factors of Au/GaN Schottky diodes M. Diale \*, F.D. Auret Department of Physics, University of Pretoria, Lynwood Road, Pretoria 0002, South Africa #### ARTICLE INFO *PACS:* 73.30.+y 79.40.+z Keywords: Surface treatment Schottky contact #### ABSTRACT We have studied Au/n-GaN Schottky barrier diodes. GaN surfaces have been prepared by cleaning in HCl and (NH<sub>4</sub>)<sub>2</sub>S prior to metal deposition. The zero-biased barrier heights and ideality factors obtained from the current–voltage characteristics differ from diode to diode, although all the samples were prepared identically. The statistical analysis for the reverse bias C-V data yielded mean value of $(1.35 \pm 0.04)\,\mathrm{eV}$ for Schottky barrier height of HCl treated sample and $(1.20 \pm 0.03)\,\mathrm{eV}$ for (NH<sub>4</sub>)<sub>2</sub>S sample, where 9 dots were considered from each cleaning method. It was found that the barrier height values obtained from the C- $^2$ -V (1.43 eV) and I-V characteristics (0.89 eV) are different from each other by 0.54 eV. The inhomogeneous barrier heights were found to be related to the effect of the high series resistance on diode parameters (Akkiliç et al., 2004) [1]. © 2009 Elsevier B.V. All rights reserved. #### 1. Introduction Rectifying contacts with low leakage currents and high barrier height are required for the successful fabrication of GaN-based devices. Schottky barrier diodes (SBD) are the choice structure for many semiconductor devices, including microwave diodes, field-effect transistors and photodiodes [2–4]. Their technological importance requires a full understanding of the nature of the electrical characteristics of SBDs. It is well known that SBD has a thin layer of an oxide between the metal and the semiconductor, which cannot be removed by conventional chemical cleaning. Such an oxide converts the diode to metal-insulator-semiconductor (MIS) and usually influences the electrical characteristics of the diode, causing a change in the interfacial charge with bias, giving rise to an electric field at the interfacial layer between the metal and the semiconductor [5,6]. The oxide layer reduces the barrier height and consequently increases the series resistance. Generally, the forward biased current–voltage (I–V) characteristics are linear in the semi-logarithmic scale at low voltages, but deviate considerably from linearity due to the effects of series resistance, $R_s$ resulting from the presence of the thin oxide layer and other surface contaminants. The series resistance is only effective in the curvature downward region or non-linear region of the forward I–V characteristics at sufficiently high voltages. The concavity of the current–voltage characteristics at higher voltages increases with increasing series resistance. Increasing series resistance decreases the barrier height and this result in 0921-4526/\$ - see front matter @ 2009 Elsevier B.V. All rights reserved. doi:10.1016/j.physb.2009.09.039 non-ideal current-voltage characteristics. Other parameters such as the ideality factor, n(V) and zero bias barrier height, $\Phi_{b,0}$ are effective in both the linear and the non-linear regions of the I-V curve, accompanying the changes in the Schottky barrier height (SBH) [7]. The effect of the series resistance between the depletion region and the ohmic contact of the neutral region of the semiconductor bulk causes the I-V characteristics of the metalsemiconductor contact to deviate from the expected [8]. The interface states at the metal–semiconductor junction play a vital role in evaluating the Schottky barrier height and the ideality factor. These manifest themselves as deviations from the ideal Schottky barrier formation and are localized within a few atomic layers of the intimate metal–semiconductor contact with energies which fall inside the forbidden gap. Bardeen showed that such charge accumulated at the metal–semiconductor contact reduces the effective potential difference between the semiconductor and the metal contact [9]. Interface states arise from semiconductor surface states due to discontinuity in the lattice potential, metal-induced-gap states due to wave-function tunneling from the metal into the semiconductor, surface states due to contamination and defects; and any new compounds formed as a result of the interaction of the metal and the semiconductor. A study of the importance of series resistance in calculating the characteristic parameters of Si Schottky contacts was done by Aydin et al. [1], obtaining their estimations from determination of interface states density distribution from the analysis of the current-voltage measurements. Kampen and Monch studied the barrier heights of different metals on GaN using metal-induced gap states (MIGS) and the electronegativity model, concluding that the experimental values of the barrier height are excellently reproduced by the theoretical predictions, which follow from <sup>\*</sup> Corresponding author. Tel.: +27 12 420 4418; fax: +27 12 362 5288. E-mail address: mmantsae.diale@up.ac.za (M. Diale). physical MIGS and the electronegativity concept [10]. A review of metal-contact technology has revealed the importance of surface preparation prior to metal deposition [11]. In this study, two different surface chemicals were used to treat GaN surface prior to metal deposition. The effects of chemical treatments on Schottky characteristics were investigated using capacitance–voltage (C-V) and current–voltage (I-V) characteristics. The average barrier height for the diodes was 1.43 and 1.20 eV for C-V; and 0.81 and 0.89 for I-V measurements, respectively. #### 2. Experimental For this investigation, we have used GaN samples with carrier density of $1\times10^{17}\,\mathrm{cm^{-3}}$ , obtained from TDI. Before contact fabrication, samples were cleaned using trichloroethylene (TEC), Isopropanol and HCI:HNO3 aquaregia. Each of these samples was finally etched in 1:1 HCI:H2O (sample 1) and (NH4)2S (sample 2), respectively. Using patterned surface, Ti/Al/Ni/Au (150/2200/400/500 Å) ohmic contacts were deposited by electron-beam and annealed in ultra pure Ar for 5 min at 500 °C. Thereafter, Au Schottky contacts, 0.25 mm thick, were deposited in the resistive evaporator at room temperature. The values of zero-biased barrier height and ideality factor were determined from *I–V* and *C–V* measurements at room temperature and corrected afterwards for the effect of series resistance. #### 3. Results and discussion In Schottky diodes, the depletion layer capacitance can be expressed as [2] $$C^{-2} = \frac{2(V_{bi} - V_A)}{q\varepsilon_s A^2 N_D} \tag{1}$$ where A is the area of the diode, $V_{bi}$ the diffusion potential at zero bias and is determined from the extrapolation of the linear $C^{-2} - V$ plot to the V axis and $V_A$ is the applied voltage. The value of the barrier height can be obtained from the relation: $$\Phi_{b,0}(C - V) = V_{bi} + V_0 \tag{2}$$ where $V_0$ is the potential difference between the bottom of the conduction band and the Fermi level; and can be calculated knowing the donor concentration $N_D$ obtained from the following relation: $$V_0 = (kT)\ln\left(\frac{N_C}{N_D}\right) \tag{3}$$ where $N_C = 4.6 \times 10^{16} \text{ cm}^{-3}$ is the effective density of states in the conduction band [3]. Nine dots with the same diameter (0.25 mm) on each sample were evaluated. Fig. 1 shows the reverse bias $C^{-2}-V$ characteristics for one diode from sample 1 and sample 2, respectively. For these particular diodes on samples 1 and 2, the C-V barrier heights are 1.43 and 1.20 eV, respectively. The carrier concentration of $1.9\times10^{16}$ and $2.4\times10^{16}$ cm $^{-3}$ from the reverse bias $C^{-2}-V$ plots was obtained for samples 1 and 2. The C-V barrier heights ranged from 1.28 to 1.50 eV for sample 1 and from 1.14 to 1.25 eV for sample 2. The statistical analysis for the C-V data yielded SBH mean value of $1.35\pm0.04$ eV for sample 1 dots and SBH mean value of $1.20\pm0.03$ eV for sample 2. In Schottky barrier diodes, the barrier height depends on the voltage and surface conditions prior to metal deposition. The surface condition includes the thickness of the interfacial oxide, which affects the current–transport mechanisms. These include the thermionic emission, which is characterized by ideality close to unity and thermionic field emission and field emission. These mechanisms are affected by series resistance, tunneling and generation recombination in the depletion region. Table 1 gives the summary of the electrical characteristics of the diodes. For a Schottky contact with series resistance, the net current of the device is due to thermionic emission and it is written as [2] $$I = I_0 \exp\left(-\frac{q(V_A - IR_s)}{nkT}\right) \tag{4}$$ where the saturation current, $I_0$ is expressed as $$I_0 = AA^*T^2 \exp\left(-\frac{q\Phi_{b,0}}{kT}\right) \tag{5}$$ where q is the electron charge, $A^*$ is the effective Richardson constant and is equal to $26 \text{ A/cm}^2 \text{ K}^2$ for n-type GaN [12], A is the Fig. 1. Reverse bias $C^2 - V$ curves of the HCl and $(NH_4)_2S$ samples. For these particular diodes on samples 1 and 2, the C - V barrier heights are 1.43 and 1.20 eV, respectively. diode area, T is the absolute temperature, k Boltzmann constant, n the ideality factor of the SBD and $\Phi_{b,0}$ the zero bias barrier height. When $V_A \ge 3kT/q$ , the extrapolated current, $I_0$ and the zero bias barrier height can be expressed as $$\Phi_{b,0} = \frac{kT}{q} \ln \left( \frac{A^*AT^2}{I_0} \right) \tag{6}$$ and the ideality factor from Eq. (4) can be written as $$n = \frac{q}{kT} \frac{dV}{d(\ln I)} \tag{7}$$ The ideality factor of the SBD, n is a measure of the conformity of the diode to pure thermionic emission. From Fig. 2, current-transport mechanisms displayed are thermionic emission and the series resistance effect at high voltages. The values of the ideality factor, n and the barrier height, $\Phi_b$ were calculated from the forward I-V characteristics according to Eqs. (6) and (7). For sample 1 the barrier height, $\Phi_{b,0}$ ranged from 0.79 to 0.89 eV and the ideality factor n ranged from 1.02 to 1.17. Sample 2 $\Phi_{b,0}$ values ranged from 0.71 to 0.85 eV and the n from 1.31 to 1.36. The statistical analysis yielded mean values of $0.84 \pm 0.05$ eV for the $1.06 \pm 0.50$ for barrier height and ideality factor of sample 1 (9 dots), respectively, and the mean values of $0.80 \pm 0.01$ eV and $1.34 \pm 0.20$ (9 dots) for sample 2 diodes. Ideality factors **Table 1**Values obtained experimentally from the current–voltage characteristics of the Au/GaN Schottky diodes. | Sample 1 | | | |------------------------------|------|--| | n | 1.17 | | | $R_s(\Omega)$ | 22.3 | | | $\Phi_{b,c}$ (eV), $C$ – $V$ | 1.43 | | | $\Phi_{b,0}$ (eV), $I$ – $V$ | 0.82 | | | Sample 2 | | | | n | 1.89 | | | $R_s(\Omega)$ | 17.1 | | | $\Phi_{b,c}$ (eV), $C$ – $V$ | 1.20 | | | $\Phi_{b,0}$ (eV), $I$ – $V$ | 0.71 | | The difference in series resistance for the samples 1 and 2 is due to the surface state after different chemical treatment. above unity has been attributed to interface states due to thin oxide layer between the metal and the semiconductor, including other contaminants, tunneling currents in highly doped semiconductors, image-force lowering of the Schottky barrier in electric field at the interface and generation-recombination currents within the depletion region [2]. Our previous results have shown S and Cl residues onto GaN after cleaning in HCl and (NH<sub>4</sub>)<sub>2</sub>S using Auger electron spectroscopy (AES) and X-ray photoelectron spectroscopy (XPS) [13]. The work done on GaAs and GaP nitridation has shown anion exchange where a thin layer of Ga-N was formed on each of the materials [14]. Surface Ga-N in turn passivates the GaAs and GaP, affecting the I-V and C-V characteristics of these materials. In addition, the work done by Liu et al. has shown that the Ga peak becomes larger when samples are cleaned in (NH<sub>4</sub>)<sub>2</sub>S than in HF/HCl [15]. Furthermore, (NH<sub>4</sub>)<sub>2</sub>S has been found to reduce the barrier height on GaN, and preventing re-oxidation of the surface [16]. We suggest that there exist Ga-Cl and Ga-S on sample 1 and sample 2, respectively. Previous XPS results have shown that as-grown GaN surface has oxides in the form of Ga<sub>2</sub>O<sub>3</sub> and GaOH. In addition, while rinsing GaN in water, addition of OH to GaN to form the GaOH, may occur, and be part of sticking surface water that may contribute to interface states [17]. The values of $R_s$ and $\Phi_{b,0}$ for both samples 1 and 2 were obtained as 0.82 eV and 22.3 $\Omega$ ; and 0.71 eV and 17.0 $\Omega$ , respectively. As mentioned above, the barrier height values of 1.43 and 1.20 eV for samples 1 and 2 were obtained from the $C^{-2}$ –V plots, respectively. These barrier height values obtained from the $C^{-2}$ –V(1.43 eV) and I-V characteristics (0.89 eV) are different from each other by 0.54 eV. We attribute the difference between the I-V and C-V barrier height in the metal-semiconductor to SBH inhomogeneity. This is the fact that the barrier heights of the diodes on the same sample differs from diode to diode and at different positions on the same diode. The measured I-V barrier height is significantly lower than the weighted arithmetic average of the SBHs. On the other hand, the C-V measured barrier height is influenced by the distribution of charge at the depletion region follows the weighted arithmetic average of the barrier height inhomogeneity; hence the BH determined by C-V is close to the weighted arithmetic average of the barrier heights. Therefore, the Fig. 2. The I-V curves of the treated samples. The series resistance values of HCl samples are generally higher than those treated in $(NH_4)_2S$ , which presented less oxide and reduced barrier height. barrier height determined from zero bias intercept assuming thermionic emission as current transport mechanism is well below the measured BH and the weighted arithmetic average of the barrier heights [18,19]. Furthermore, the surface damage at the metal–semiconductor interface affects the *I–V* measurements because defects may act as recombination centers for trapassisted tunneling currents. *C–V* measurements are generally less prone to interface states, so that the determined barrier height is considered more reliable, though the depletion width can be altered by the interface defects if they are deeper into the space charge region [20]. #### 4. Summary In conclusion, we have fabricated Au/n-GaN SBDs using different cleaning procedures. From the current-voltage characteristics, we obtained the values of ideality factor, SBH and $R_s$ for the samples. The I-V characteristics are near ideal with thermionic emission as the dominant current transport mechanism. Furthermore, HCl treated samples behave like a MIS diode due to the amount of oxide remaining on the surface after treatment. The series resistance values of HCl samples are generally higher than those treated in (NH<sub>4</sub>)<sub>2</sub>S, which presented less oxide and reduced barrier height, in agreement with published results. Most published results on GaN have only reported their findings without specifics on current transport mechanism. Thus further work is needed for the investigation ideality factor far above unity, which will need the knowledge of the oxide layer thickness on GaN, effects of passivation of GaN surface on electrical characteristics, and analysis of barrier height inhomogeneities on the rectifying diode characteristics on GaN. #### Acknowledgment The authors gratefully acknowledge financial assistance from the South African National Research Foundation. #### References - [1] K. Akkiliç, M.E. Aydin, A. Türüt, Physica Scripta 70 (2004) 364. - [2] E.H. Rhoderick, R.H. Williams, Metal-Semiconductor Contacts, Clarendon Press, Oxford, 1988. - [3] S.M. Sze, Physics of Semiconductor Devices, second ed., Wiley, New York, 1981. - [4] L. Wang, M.I. Nathan, T.-H. Lim, M.A. Khan, Q. Chen, Applied Physics Letters 68 (9) (1996) 1267. - [5] P. Hanselaer, W.H. Laflere, R.L. Meirhaeghe, F. Cardon, Applied Physics Letters 56 (1984) 2309. - [6] E. Monroy, F. Calle, J.L. Pau, E. Muńoz, F. Omnes, Electronic Letters 36 (25) (2000) 2096. - 7] J.C. Card, E.H. Rhoderick, Journal of Applied Physics D 4 (1971) 1589. - [8] M.E. Aydin, K. Akkiliç, T. Kiliçoglu, Applied Surface Science 225 (2004) 1304. - [9] J. Bardeen, Physical Review 71 (1947) 771. - [10] T.U. Kampen, W. Monch, Applied Surface Science 117/118 (1997) 388. - [11] Q.Z. Liu, S.S. Lau, Solid State Electronics 42 (1998) 677. - [12] A.C. Schmidt, A.T. Ping, M. Asif Khan, Q. Chen, J.W. Yang, I. Adesida, Semiconductor Science and Technology 11 (1996) 1464. - [13] M. Diale, F.D. Auret, N.G. van der Berg, R.Q. Odendaal, W.D. Roos, Applied Surface Science 246 (2005) 279. - [14] G. Bruno, Applied Surface Science 235 (2004) 239. - [15] J. Liu, B. Shen, Y.G. Zhou, H.M. Zhou, M.J. Wang, Z.W. Zheng, B. Zhang, Y. Shi, Y.D. Zheng, Optical Materials 23 (2003) 133. - [16] X.A. Cao, S.J. Pearton, G. Dang, A.P. Zhang, F. Ren, J.M. Van Hove, Applied Physics Letters 75 (1999) 4130. - [17] M. Diale, F.D. Auret, N.G. van der Berg, R.Q. Odendaal, W.D. Roos, Surface and Interface Analysis 37 (2005) 1158. - [18] J.H. Werner, H.H. Guttler, Journal of Applied Physics 69 (3) (1991) 1552. - [19] R.T. Tung, A.F.J. Levi, J.P. Sullivan, F. Schrey, Physical Review Letters 66 (1) (1971) 72. - [20] C. Fontaine, T. Okumura, K.N. Tu, Journal of Applied Physics 54 (1983) 1404.