An integrated CMOS optical receiver with clock and data recovery Circuit

Show simple item record

dc.contributor.advisor Du Plessis, Monuko en
dc.contributor.postgraduate Chen, Yi-Ju en
dc.date.accessioned 2013-09-06T18:28:18Z
dc.date.available 2006-01-24 en
dc.date.available 2013-09-06T18:28:18Z
dc.date.created 2005-08-09 en
dc.date.issued 2007-01-24 en
dc.date.submitted 2006-01-24 en
dc.description Dissertation (MEng (Micro-Electronics))--University of Pretoria, 2007. en
dc.description.abstract Traditional implementations of optical receivers are designed to operate with external photodetectors or require integration in a hybrid technology. By integrating a CMOS photodetector monolithically with an optical receiver, it can lead to the advantage of speed performance and cost. This dissertation describes the implementation of a photodetector in CMOS technology and the design of an optical receiver front-end and a clock and data recovery system. The CMOS detector converts the light input into an electrical signal, which is then amplified by the receiver front-end. The recovery system subsequently processes the amplified signal to extract the clock signal and retime the data. An inductive peaking methodology has been used extensively in the front-end. It allows the accomplishment of a necessary gain to compensate for an underperformed responsivity from the photodetector. The recovery circuits based on a nonlinear circuit technique were designed to detect the timing information contained in the data input. The clock and data recovery system consists of two units viz. a frequency-locked loop and a phase-locked loop. The frequency-locked loop adjusts the oscillator’s frequency to the vicinity of data rate before phase locking takes place. The phase-locked loop detects the relative locations between the data transition and the clock edge. It then synchronises the input data to the clock signal generated by the oscillator. A system level simulation was performed and it was found to function correctly and to comply with the gigabit fibre channel specification. en
dc.description.availability unrestricted en
dc.description.department Electrical, Electronic and Computer Engineering en
dc.identifier.citation Chen, Y 2005, An integrated CMOS optical receiver with clock and data recovery Circuit, MEng dissertation, University of Pretoria, Pretoria, viewed yymmdd < http://hdl.handle.net/2263/24807 > en
dc.identifier.upetdurl http://upetd.up.ac.za/thesis/available/etd-01242006-102128/ en
dc.identifier.uri http://hdl.handle.net/2263/24807
dc.language.iso en
dc.publisher University of Pretoria en_ZA
dc.rights © 2005, University of Pretoria. All rights reserved. The copyright in this work vests in the University of Pretoria. No part of this work may be reproduced or transmitted in any form or by any means, without the prior written permission of the University of Pretoria. en
dc.subject Phase-locked loop en
dc.subject Oscillator en
dc.subject Clock and data recovery circuit en
dc.subject Inductive peaking en
dc.subject Front-end en
dc.subject Photodetector en
dc.subject Optical receiver en
dc.subject Frequency-locked loop en
dc.subject UCTD en_US
dc.title An integrated CMOS optical receiver with clock and data recovery Circuit en
dc.type Dissertation en


Files in this item

This item appears in the following Collection(s)

Show simple item record